

# Calling Line Identification Receiver

#### **Features**

- Operating voltage: 3.5V~5.5V
- Bell 202 FSK and V.23 demodulation
- · Ring detection input and output
- · Carrier detection output

### **Applications**

- · Feature phones
- · Caller ID adjunct boxes
- Fax and answering machines

- · Power down mode
- · High input sensitivity
- HT9032C: 16-pin DIP/SOP package HT9032D: 8-pin DIP/SOP package
- · Computer telephony interface products
- · ADSI products

#### **General Description**

The HT9032 calling line identification receiver is a low power CMOS integrated circuit designed for receiving physical layer signals transmitted according to Bellcore TR-NWT-000030 and ITU-T V.23 specifications. The primary application of this device is for products used to

receive and display the calling number, or message waiting indicator sent to subscribers from the central office facilities. The device also provides a carrier detection circuit and a ring detection circuit for easier system applications.

#### **Block Diagram**





## **Pin Assignment**



# **Pin Description**

| Pin Name       | I/O   | Description                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Power Inputs   | 5     |                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| VDD            | _     | Power-VDD is the input power for the internal logic.                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| VSS            | _     | Ground-VSS is ground connection for the internal logic.                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| PDWN           | I     | A logic "1" on this pin puts the chip in power down mode. When a logic "0" is on this pin, chip in power up mode. This is a Schmitt trigger input.                                                                                                                                                                                                       |  |  |  |  |
| Clock          |       |                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| V1             |       | A crystal or ceramic resonator should be connected to this pin and X2.                                                                                                                                                                                                                                                                                   |  |  |  |  |
| X1 I           |       | This pin may be driven from an external clock source.                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| X2             | 0     | A crystal or ceramic resonator should be connected to this pin and X1.                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Ring Detection | ons   |                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| RDET1          | 1     | It detects ring energy on the line through an attenuating network and enables the oscillator and ring detection. This is a Schmitt trigger input.                                                                                                                                                                                                        |  |  |  |  |
| RDET2          | 1     | It couples the ring signal to the precision ring detector through an attenuating network.  RDET="0" if a valid ring signal is detected. This is a Schmitt trigger input.                                                                                                                                                                                 |  |  |  |  |
| RTIME          | I/O   | An RC network may be connected to this pin in order to hold the pin voltage below 2.2V be tween the peaks of the ringing signal. This pin controls internal power up and activates the partial circuitry needed to determine whether the incoming ring is valid or not. The input is Schmitt trigger input. The output cell structure is an NMOS output. |  |  |  |  |
| FSK Signal I   | nputs |                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| TIP            | I     | This input pin is connected to the tip side of the twisted pair wires. It is internally biased to $1/2$ $V_{DD}$ when the device is in power up mode. This pin must be DC isolated from the line.                                                                                                                                                        |  |  |  |  |
| RING           | 1     | This input pin is connected to the ring side of the twisted pair wires. It is internally biased to 1/2 V <sub>DD</sub> when the device is in power up mode. This pin must be DC isolated from the line.                                                                                                                                                  |  |  |  |  |
| Detection Re   | sults |                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| RDET           | 0     | This open drain output goes low when a valid ringing signal is detected. When connected to PDWN pin, this pin can be used for auto power up.                                                                                                                                                                                                             |  |  |  |  |
| CDET           | 0     | This open drain output goes low indicating that a valid carrier is present on the line. A hyster-                                                                                                                                                                                                                                                        |  |  |  |  |
| DOUT           | 0     | This pin presents the output of the demodulator when chip in power up mode. This data stre includes the alternate "1" and "0" pattern, the marking, and the data. At all other times, this is held high.                                                                                                                                                 |  |  |  |  |
| DOUTC          | 0     | This output presents the output of the demodulator when chip in power up mode and when a internal validation sequence has been successfully passed. This data stream does not include the alternate "1" and "0" pattern. This pin is always held high.                                                                                                   |  |  |  |  |
| TEST           | 0     | Output pin for testing purposes only.                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| NC             |       | No connection                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |



#### **Absolute Maximum Ratings**

Voltages are referenced to  $V_{\text{SS}}$ , except where noted.

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

#### D.C. Characteristics

Crystal=3.58MHz, Ta=0~70°C

| Complete all        | Davamatav                                               |    | Test Conditions                                                              | N4:  | <b>T</b> | Max  | 1114     |
|---------------------|---------------------------------------------------------|----|------------------------------------------------------------------------------|------|----------|------|----------|
| Symbol              | Parameter                                               |    | Conditions                                                                   | Min. | Тур.     | Max. | Unit     |
| $V_{DD}$            | Supply Voltage                                          |    | _                                                                            | 3.5  | 5        | 5.5  | V        |
| I <sub>DD1</sub>    | Supply Current                                          | 5V | PDWN=0 (3.58MHz OSC on)                                                      | _    | 3.2      | 5    | mA       |
| I <sub>DD2</sub>    | Supply Current                                          |    | PDWN=1 and RTIME=0<br>(3.58MHz OSC on and internal<br>circuits partially on) | _    | 1.9      | 2.5  | mA       |
| I <sub>STBY</sub>   | Standby Current 5V PDWN=1 and RTIME=1 (3.58MHz OSC off) |    | _                                                                            | _    | 1        | μА   |          |
| $V_{IL}$            | Input Voltage Logic 0                                   | 5V | _                                                                            | _    | _        | 0.2V | $V_{DD}$ |
| V <sub>IH</sub>     | Input Voltage Logic 1                                   | 5V | _                                                                            | 0.8V | _        | _    | $V_{DD}$ |
| I <sub>OL</sub>     | Output Voltage Logic 0                                  | 5V | I <sub>OL</sub> =1.6mA                                                       | _    | _        | 0.1V | $V_{DD}$ |
| I <sub>OH</sub>     | Output Voltage Logic 1                                  | 5V | I <sub>OH</sub> =0.8mA                                                       | 0.9V | _        | _    | $V_{DD}$ |
| I <sub>IN</sub>     | Input Leakage Current, All Inputs 5V —                  |    | -1                                                                           | _    | 1        | μΑ   |          |
| V <sub>T-</sub>     | Input Low Threshold Voltage                             | 5V | RDET1, RTIME, PDWN                                                           |      | 2.3      | 2.6  | V        |
| V <sub>T+</sub>     | Input High Threshold Voltage                            | 5V | RDET1, RTIME, PDWN                                                           | 2.5  | 2.75     | 3.0  | V        |
| V <sub>TRDET2</sub> | Input Threshold Voltage                                 | 5V | RDET2                                                                        | 1.0  | 1.1      | 1.2  | V        |
| R <sub>IN</sub>     | Input DC Resistance                                     | 5V | TIP, RING                                                                    | _    | 500      | _    | kΩ       |



Supply current testing: All, except PDWN and RTIME, unwired pins are left floating.

Rev. 1.30 November 19, 2001



## A.C. Characteristics - FSK Detection

 $V_{SS} = 0 \text{V}$  , Crystal=3.58MHz, Ta=0 to 70°C, 0dBm=0.7746Vrms @  $600\Omega$ 

| Cumbal            | D                                                     | Test Conditions |                                                 |      | T                      | Mari | 11:4 |
|-------------------|-------------------------------------------------------|-----------------|-------------------------------------------------|------|------------------------|------|------|
| Symbol            | Parameter                                             |                 | Conditions                                      | Min. | Тур.                   | Max. | Unit |
|                   | Input Sensitivity: TIP, RING                          | 5V              |                                                 | -40  | -45                    | _    | dBm  |
| S/N               | Signal to Noise Ratio                                 | 5V              |                                                 |      | 20                     | _    | dB   |
|                   | Band Pass Filter<br>60Hz<br>550Hz<br>2700Hz<br>3300Hz | 5V              | Frequency Response<br>Relative to 1700Hz @ 0dBm | _    | -64<br>-4<br>-3<br>-34 | _    | dB   |
|                   | Carrier Detect Sensitivity                            | 5V              |                                                 | _    | -48                    | _    | dBm  |
| t <sub>DOSC</sub> | Oscillator Start Up Time                              | 5V              | _                                               | _    | 2                      | _    | ms   |
| t <sub>SUPD</sub> | Power Up to FSK Signal Set Up Time                    | 5V              | _                                               | 15   | _                      | _    | ms   |
| t <sub>DAQ</sub>  | Carrier Detect Acquisition Time                       | 5V              | _                                               | _    | 14                     | _    | ms   |
| t <sub>DCH</sub>  | End of Data to Carrier Detect High                    | 5V              | _                                               | 8    | _                      | _    | ms   |



Rev. 1.30 4 November 19, 2001



#### **Functional Description**

The HT9032 is designed to be the physical layer demodulator for products targeted for the caller ID market. The data signaling interface should conform to Bell 202, which is described as follows:

- · Analog, phase coherent, frequency shift keying
- Logical 1 (Mark)=1200+/-12Hz
- Logical 0 (Space)=2200+/-22Hz
- Transmission rate=1200bps
- · Data application=serial, binary, asynchronous

The interface should be arranged to allow simple data transmission from the terminating central office, to the CPE (Customer Premises Equipment), only when the CPE is in an on-hook state. The data will be transmitted in the silent period between the first and second power ring before a voice path is established. The transmission level from the terminating C.O. will be –13.5dBm+/–1.0. The worst case attenuation through the loop is expected to be –20dB. The receiver therefore, should have a sensitivity of approximately –34.5dBm to handle the worst case installations. The ITU-T V.23 is also using the FSK signaling scheme to transmit data in the general switched telephone network. For mode 2 of the V.23, the modulation rate and characteristic frequencies are listed below:

- · Analog, phase coherent, frequency shift keying
- Logical 1 (Mark)=1300Hz

- Logical 0 (Space)=2100Hz
- Transmission rate=1200bps

Since the band pass filter of the HT9032 can pass the V.23 signal, hence the HT9032 also can demodulate the V.23 signal.

#### Ring detection

The data will be transmitted in the silent period between the first and second power ring before a voice path is established. The HT9032 should first detect a valid ring and then perform the FSK demodulation. The typical ring detection circuit of the HT9032 is depicted below. The power ring signal is first rectified through a bridge circuit and then sent to a resistor network that attenuates the incoming power ring. The values of resistors and capacitor given in the figure have been chosen to provide a sufficient voltage at RDET1 pin to turn on the Schmitt trigger input with approximately a 40 Vrms or greater power ring input from tip and ring. When V<sub>T+</sub> of the Schmitt is exceeded, the NMOS on the pin RTIME will be driven to saturation discharging capacitor on RTIME. This will initialize a partial power up, with only the portions of the part involved with the ring signal analysis enabled, including RDET2 pin. With RDET2 pin enabled, a portion of the power ring above 1.2V is fed to the ring analysis circuit. Once the ring signal is qualified, the RDET pin will be sent low.



#### Operation mode

There are three operation modes of the HT9032. They are power down mode, partial power up mode, and power up mode. The three modes are classified by the following conditions:

| Modes            | Conditions             | Current Consumption |
|------------------|------------------------|---------------------|
| Power down       | PDWN="1" and RTIME="1" | <1µA                |
| Partial power up | PDWN="1" and RTIME="0" | 1.9mA typically     |
| Power up         | PDWN="0"               | 3.2mA typically     |



Normally, the PDWN pin and the  $\overline{\text{RTIME}}$  pin control the operation mode of the HT9032. When both pins are HIGH, the HT9032 is set at the power down mode, consuming less than  $1\mu\text{A}$  of supply current. When a valid power ring arrives, the  $\overline{\text{RTIME}}$  pin will be driven below  $V_{T-}$  and the portions of the part involved in the ring signal analysis are enabled. This is partial power up mode, consuming approximately 1.9mA typically. Once the

PDWN pin is below  $V_{T-}$ , the part will be fully powered up, and ready to receive FSK. During this mode, the device current will increase to approximately 3.2mA (typ). The state of the  $\overline{\text{RTIME}}$  pin is now a "don't care" as far as the part is concerned. After the FSK message has been received, the PDWN pin can be allowed to return to  $V_{DD}$  and the part will return to the power down mode.

#### **Application Circuits**

#### **Application circuit 1**



#### **Application circuit 2**





#### Application circuit 3 — power on reset



## Application circuit 4 — power on reset





Note: reference  $C_1$ =0.1 $\mu$ F  $R_1$ =81 $k\Omega$ 



Holtek Semiconductor Inc. (Headquarters) No.3, Creation Rd. II, Science-based Industrial Park, Hsinchu, Taiwan

Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw

#### Holtek Semiconductor Inc. (Sales Office)

11F, No.576, Sec.7 Chung Hsiao E. Rd., Taipei, Taiwan

Tel: 886-2-2782-9635 Fax: 886-2-2782-9636

Fax: 886-2-2782-7128 (International sales hotline)

## Holtek Semiconductor (Shanghai) Inc.

7th Floor, Building 2, No.889, Yi Shan Rd., Shanghai, China

Tel: 021-6485-5560 Fax: 021-6485-0313 http://www.holtek.com.cn

#### Holtek Semiconductor (Hong Kong) Ltd.

RM.711, Tower 2, Cheung Sha Wan Plaza, 833 Cheung Sha Wan Rd., Kowloon, Hong Kong

Tel: 852-2-745-8288 Fax: 852-2-742-8657

#### Holmate Semiconductor, Inc.

48531 Warm Springs Boulevard, Suite 413, Fremont, CA 94539

Tel: 510-252-9880 Fax: 510-252-9885 http://www.holmate.com

#### Copyright © 2001 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.

Rev. 1.30 8 November 19, 2001